Shopping Cart

Your cart is empty.

Your cart is empty.

CD4042BE CD4042 CD4042 CMOS Quad Clocked 'D' Latch Breadboard-Friendly IC DIP-16 (Pack of 20)

Free shipping on orders over $29.99

$21.98

$ 9 .99 $9.99

In Stock
  • The CD4042B types contain four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit.
  • Clock polarity control, Q and Q outputs, Common Clock, Noise margin (full package-temperature range) = 1 V at VDD = 5 V, 2 V at VDD = 10 V, 2.5 V at VDD = 15 V
  • Low power TTL compatible, Standardized, symmetrical output characteristics, 100% tested for quiescent current at 20 V
  • Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C, 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ’B’ Series CMOS Devices", Example Applications: Buffer storage, Holding register, General digital logic


The CD4042B types contain four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit. The impedance of the n- and p-channel output devices is balanced and all outputs are electrically identical.
Information present at the data input is transferred to outputs Q and Q\ during the CLOCK level which is programmed by the POLARITY input. For POLARITY = 0 the transfer occurs during the 0 CLOCK level and for POLARITY = 1 the transfer occurs during the 1 CLOCK level. The outputs follow the data input providing the CLOCK and POLARITY levels defined above are present. When a CLOCK transition occurs (positive for POLARITY = 0 and negative for POLARITY = 1) the information present at the input during the CLOCK transition is retained at the output until an opposite CLOCK transition occurs.